### CS224 - Fall 2019 - Lab #6

# Examining the Effect of Cache Parameters and Program Factors on Cache Hit Rate

Dates: Section 1, Wednesday, Dec 18<sup>th</sup> 2019, 13:40-17:30

Section 2, Friday, Dec 20<sup>th</sup> 2019, 13:40-17:30 Section 3, Wednesday, Dec 18<sup>th</sup> 2019, 8:40-12:30 Section 4, Thursday, Dec 19<sup>th</sup> 2019, 13:40-17:30

Preliminary Report Deadline: Wednesday, Dec 18<sup>th</sup> 2019, 10:40, Lab Location: EA-Z04

**Purpose**: In this lab you will study the effect of various cache design parameters. The first part includes problem solving and writing a program. The second part, the lab part, involves execution of the program (with possible extensions etc. if suggested by your TA) and preparing a report.

In your solutions and report make sure that you have proper tables, numbering etc. All tables must have subtitle and table number furthermore columns must have column names, etc. In your report make sure that you have a nice presentation. Make sure that you number the pages. Try to do everything before coming to the lab but make sure that you demonstrate your work to your TA.

#### **Summary**

**Part 1** (50 points): Preliminary Report/Preliminary Design Report: Involves problem solving related to cache memory design and a program written for cache testing.

Part 2 (50 points): Experiments with caching and experiment report.

#### DUE DATE/TIME OF PART 1 -- SAME FOR ALL SECTIONS (WEDNESDAY DEC. 18th, 10:40 AM)

- a. Dear students please bring and drop your preliminary work report into the box provided in front of the lab before 10:40 AM on Wednesday, December 18th. No late submission!
- Please upload your Preliminary Design Program (only program part) to the Unilica Assignment for Preliminary Work by 10:40 AM on Wednesday, December 18th. Use filename StudentID\_FirstName\_LastName\_SecNo\_LabNo\_PRELIM.txt

#### **DUE TIME OF PART 2—DIFFERENT FOR EACH SECTION:**

- a. You have to demonstrate your Part 2 lab work to the TA for grade by 12:15 in the morning lab and by 17:15 in the afternoon lab. Your TAs may give further instructions on this. If you wait idly and show your work last minute, 20 points may be taken off from your grade.
- b. At the conclusion of the demo for getting your grade, you will **upload your lab program** to the Unilica Assignment, for similarity testing by MOSS. It may be slightly different from the preliminary design program depending on the options defined below or as suggested by your TA.
  - You will also **upload your lab report** to the Unilica Assignment, for similarity testing by MOSS Please see the related section below for further instructions on MOSS and lab report submission.
  - If we suspect that there is cheating, we will send the work with the names of the students to the university disciplinary committee.

# Part 1. Preliminary Work / Preliminary Design Report (50 points)

You have to provide a neat presentation prepared by <u>Word or a word processor with similar output</u> <u>quality. Handwritten answers will **not be accepted**. At the top of the paper on left provide the following information and staple all papers. Please make sure that this info is there for proper grading of your work, otherwise some points will be taken off.</u>

CS224

Section No.: ...

Fall 2019

Lab No.:

Your Full Name/Bilkent ID:

Solve the problems of this part and print and leave your report in the box provided in the lab as described above. Number the pages, staple your submission and use a word processor for its preparation. Only the program will be uploaded as described above.

1. (5 points: With 3 or more errors you get 0 points. Otherwise full point.) Fill in the empty cells of the following table. Assume that main memory size is 4GB. Index Size: No. of bits needed to express the set number in an address, Block Offset: No. of bits needed to indicate the word offset in a block, Byte Offset: No. of bits needed to indicate the byte offset in a word. Block Replacement Policy Needed: Indicate if a block replacement policy such as FIFO, LRU, LFU etc. is needed (yes) or not (no). If some combinations are not possible mark them.

| No. | Cache<br>Size<br>KB | N<br>way<br>cache | Word<br>Size | Block<br>size<br>(no. of<br>words) | No.<br>of<br>Sets | Tag<br>Size<br>in<br>bits | Index<br>Size<br>(Set<br>No.) in<br>bits | Word<br>Block<br>Offset<br>Size in<br>bits <sup>1</sup> | Byte<br>Offset<br>Size in<br>bits <sup>2</sup> | Block<br>Replacement<br>Policy Needed<br>(Yes/No) |
|-----|---------------------|-------------------|--------------|------------------------------------|-------------------|---------------------------|------------------------------------------|---------------------------------------------------------|------------------------------------------------|---------------------------------------------------|
| 1   | 64                  | 1                 | 32<br>bits   | 4                                  | 212               | 16                        | 12                                       | 2                                                       | 2                                              | No                                                |
| 2   | 64                  | 2                 | 32<br>bits   | 4                                  | 211               | 17                        | 11                                       | 2                                                       | 2                                              | Yes                                               |
| 3   | 64                  | 4                 | 32<br>bits   | 8                                  | 29                | 18                        | 9                                        | 3                                                       | 2                                              | Yes                                               |
| 4   | 64                  | Full              | 32<br>bits   | 8                                  | 1                 | 27                        | 0                                        | 3                                                       | 2                                              | Yes                                               |
| 9   | 128                 | 1                 | 16<br>bits   | 4                                  | 214               | 15                        | 14                                       | 2                                                       | 1                                              | No                                                |
| 10  | 128                 | 2                 | 16<br>bits   | 4                                  | 213               | 16                        | 13                                       | 2                                                       | 1                                              | Yes                                               |
| 11  | 128                 | 4                 | 16<br>bits   | 16                                 | 210               | 17                        | 10                                       | 4                                                       | 1                                              | Yes                                               |
| 12  | 128                 | Full              | 16<br>bits   | 16                                 | 1                 | 27                        | 0                                        | 4                                                       | 1                                              | Yes                                               |

Word Block Offset Size in bits: Log<sub>2</sub>(No. of words in a block)

<sup>&</sup>lt;sup>2</sup> Byte Offset Size in bits: Log<sub>2</sub>(No. of bytes in a word)

**2**. **(5 points: With 3 or more errors you get 0 points. Otherwise full point.)** Consider the following MIPS code segment. Cache capacity is 8 words, Block size: 2 words, N= 1.

done:

a. In the following table indicate the type of miss, if any: Compulsory, Conflict, Capacity.

|                   | , – – – – – – – – – – – – – – – – – – – |     | , , , |     |     |  |  |  |  |  |
|-------------------|-----------------------------------------|-----|-------|-----|-----|--|--|--|--|--|
| Instruction       | Iteration No.                           |     |       |     |     |  |  |  |  |  |
|                   | 1                                       | 2   | 3     | 4   | 5   |  |  |  |  |  |
| lw \$t1, 0x4(\$0) | Compulsory                              | Hit | Hit   | Hit | Hit |  |  |  |  |  |
| lw \$t2, 0xC(\$0) | Compulsory                              | Hit | Hit   | Hit | Hit |  |  |  |  |  |
| lw \$t3, 0x8(\$0) | Hit                                     | Hit | Hit   | Hit | Hit |  |  |  |  |  |

- c. What is the total cache memory size in number of bits? Include the V bit your calculations. Show the details of your calculation.
  - **c.** State the number of AND and OR gates, EQUALITY COMPARATORs and MULTIPLEXERs needed to implement the cache memory.
- **3. (5 points: With 3 or more errors you get 0 points. Otherwise full point.)** Consider the above MIPS code segment. The cache capacity is 2 words, block size is 1 word. There is only 1 set. The block replacement policy is LRU.

a. In the following table indicate the type of miss, if any: Compulsory, Conflict, Capacity.

| Instruction       | Iteration No. |          |          |          |          |  |  |  |  |  |
|-------------------|---------------|----------|----------|----------|----------|--|--|--|--|--|
|                   | 1             | 2        | 3        | 4        | 5        |  |  |  |  |  |
| lw \$t1, 0x4(\$0) | Compulsory    | Capacity | Capacity | Capacity | Capacity |  |  |  |  |  |
| lw \$t2, 0xC(\$0) | Compulsory    | Capacity | Capacity | Capacity | Capacity |  |  |  |  |  |
| lw \$t3, 0x8(\$0) | Capacity      | Capacity | Capacity | Capacity | Capacity |  |  |  |  |  |

**b.** How many bits are needed for the implementation of LRU policy? What is the total cache memory size in number of bits? Include the V bit and the bit(s) used for LRU in your calculations. Show the details of your calculation.

There are 1 word, it means byte offset is 2, there are 1 set so set is 0 and tag is 30 bits. Thus, result is (1+30+32)\*2 = 126

- **c.** State the number of AND and OR gates, EQUALITY COMPARATORs and MULTIPLEXERs needed to implement the cache memory.
- **4. (5 points)** Consider a three-level memory: L1 and L2 are for cache memory and the third level is for the main memory. Access time for L1 is 1 clock cycle, the access time for L2 is 4 times more than L1 and main memory access time is 10 times more than L2. The miss rate for L1 is 20% and the miss rate for L2 is 5%. What is the effective clock cycle for memory access (AMAT in number of clock cycles)?

$$AMAT = T_{L1} + Miss_{L1}(T_{L2} + Miss_{L2} * T_{MM}) = 2.2$$

With 4 GHz clock rate how much time is needed for a program with  $10^{12}$  instructions to execute? Show your work briefly.

**5. (30 points)** Write a program to find the summation of the elements of a square matrix. Provide a user interface for user interaction to demonstrate that your program is working properly. Assume that in the main memory matrix elements are placed column by column. Create an array for the matrix elements and initialize them column by column with consecutive values. For example, a 3 by 3 (N= 3) matrix would have the following values.

The column by column placement means that you will have the values of the above 3 x 3 matrix are stored as follows in the memory.

| Matrix Index<br>(Row No., Col. No.)                                        | (1, 1) | (2, 1) | (3, 1) | (1, 2) | (2, 2) | (3, 2) | (1, 3) | (2, 3) | (3, 3) |
|----------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Displacement With respect the beginning of the array containing the matrix | 0      | 4      | 8      | 12     | 16     | 20     | 24     | 28     | 32     |
| Value stored                                                               | 1      | 2      | 3      | 4      | 5      | 6      | 7      | 8      | 9      |

In this configuration accessing the matrix element (i, j) simply involves computation of its displacement from the beginning of the array that stores the matrix elements. For example, the displacement of the matrix element with the index (i, j) with respect to the beginning of the array is  $(j - 1) \times N \times 4 + (i - 1) \times 4$ , for a matrix of size N x N.

Your user interface must provide at least the following functionalities,

- **1.** Ask the user the matrix size in terms of its dimensions (N),
- 2. Allocate an array with proper size using syscall code 9,
- **3.** Ask user the matrix element to be accessed and display the content,
- 4. Obtain summation of matrix elements row-major (row by row) summation,

- 5. Obtain summation of matrix elements column-major (column by column) summation,
- 6. Display desired elements of the matrix by specifying its row and column member

# 2. [50 pts] Experiments with Data Cache Parameters

Run your program with two reasonably large different matrix sizes that would provide meaningful observations. Modify your original program if needed. For large matrix initialization you may use a loop rather than user interface.

#### **Report for Matrix Size 1: 25 Points**

#### **Report for Matrix Size 2: 25 Points**

As described above make sure that you have an easy to follow presentation with numbered tables having proper heading etc.

Make sure that you find the summation of matrix elements by performing row-major and column-major addition. Note that the column-major addition is a simple array addition from the beginning to the end; however, the row-major addition is somewhat tricky.

a) **Direct Mapped Caches**: For the matrix sizes you have chosen, conduct tests with various cache sizes and block sizes, to determine the hit rate, miss rate and number of misses. Use at least 5 different cache sizes and 5 different block sizes (make sure your values are reasonable) in order to obtain curves like those of Figure 8.18 (see below) in the textbook. Make a 5 x 5 table with your values, with miss rate and # of misses as the data at each row-column location. Make the graph of miss rate versus block size, parameterized by cache size, like Figure 8.18 both for row-major and column-major additions.

Hint: You can reach the Cache Simulator from MARS/Tools/Data Cache Simulator as shown in the following image:



b) **Fully Associative Caches**: Pick 3 of your parameter points obtained in part for row-major addition a), one with good hit rate, one with medium hit rate, and one with poor hit rate. For these 3 results,

there were 3 configuration pairs of cache size and block size that resulted in the data. Take the same 3 configuration pairs, but this time run the simulation with a fully associate cache, using LRU replacement policy. Compare the results obtained: The Direct Mapped good result versus the Fully Associative good result, the Direct Mapped medium result versus the Fully Associative medium result, and the Direct Mapped poor result versus the Fully Associative poor result. How much difference did the change to fully associative architecture make? Now change the replacement policy to Random replacement, and run the 3 tests again (using the same 3 configuration pairs). Does replacement policy make a significant difference? Record these 9 values in a new graph, with 3 lines: for Direct Mapped, for Fully Associative-LRU and for Fully Associative-Random. Note that this step is only for row-major addition so that by the end of the lab you'll have (2+1)x2 = 6 graphs.

c) N-way Set Associative Caches: To save on hardware costs, fully set-associative caches are rarely used. Instead, most of the benefit can be obtained with an N-way set associative cache. Pick the medium hit rate configuration that you found in a) and used again in b), and change the architecture to N-way set associative. For several different set sizes (at least 4) and LRU replacement policy, run the program and record the hit rate, miss rate and number of misses. What set size gives the best result? How much improvement is gained as N (the number of blocks in a set) increases each step? Now repeat the tests, but for the good hit rate configuration from a) and b). Record these data and answer the same question again. Finally, repeat for the poor hit rate configuration.



Figure 8.18 Miss rate versus block size and cache size on SPEC92 benchmark

Adapted with permission from Hennessy and Patterson, Computer Architecture:

A Quantitative Approach, 5th ed., Morgan Kaufmann, 2012.

#### Oral Interview with TA and Submission of your Data

Get ready for the interview with your TA, by gathering and analyzing your data, having it ready to submit in a clean understandable format. Be sure that you understand what you have done, and can interpret your data to the TA. Then call him/her over, and answer the questions he/she asks you.

# Part 3. Submit Experiment Report and Your Code for MOSS similarity testing

Submit your MIPS codes for similarity testing to the Unilica > Assignment specific for your section.

As described above you have two files to upload.

Use filename **StudentID\_FirstName\_LastName\_SecNo\_Lab6\_report.doc** [A DOC FILE as its extension suggests, which contains all the work done for the Lab Experiment Report Part].

For the program part Use filename **StudentID\_FirstName\_LastName\_SecNo\_Lab6\_code.txt** [A NOTEPAD FILE as its extension suggests, which contains the Experiment Code Part]: this part may involve deviation, as suggested by your TA, from the preliminary work program you submitted. No matter what submit the program you used in the lab experiments.

Your codes will be compared against all the other codes in the class, by the MOSS program, to determine how similar it is (as an indication of plagiarism). So be sure that the code you submit is code that you actually wrote yourself! All students must upload their code to Unilica > Assignment while the TA watches. Submissions made without the TA observing will be deleted, resulting in a lab score of 0. The same type of comparison is also planned for the reports.

## Part 4. Cleanup

- 1) After saving any files that you might want to have in the future to your own storage device, erase all the files you created from the computer in the lab.
- 2) When applicable put back all the hardware, boards, wires, tools, etc where they came from.
- 3) Clean up your lab desk, to leave it completely clean and ready for the next group who will come.

#### **LAB POLICIES**

- 1. You can do the lab only in your section. Missing your section time and doing in another day is not allowed.
- 2. Students will earn their own individual lab grade. The questions asked by the TA will have an effect on your individual lab score.
- 3. Lab score will be reduced to 0 if the code is not submitted for similarity testing, or if it is plagiarized. MOSS-testing will be done, to determine similarity rates. Trivial changes to code will not hide plagiarism from MOSS—the algorithm is quite sophisticated and powerful. Please also note that obviously you should not use any program available on the web, or in a book, etc. since MOSS will find it. The use of the ideas we discussed in the classroom is not a problem.
- 4. You must be in lab, working on the lab, from the time lab starts until your work is finished and you leave.

- 5. No cell phone usage during lab.
- 6. Internet usage is permitted only to lab-related technical sites.
- 7. For labs that involve hardware for design you will always use the same board provided to you by the lab engineer.